تصویر کی نمائندگی ہو سکتی ہے۔ پروڈکٹ کی تفصیلات کے لیے وضاحتیں دیکھیں۔
MC100LVEL14DWG
5 clock distribution chip
حصے کا نمبر
MC100LVEL14DWG
قسم
RTC/Clock Chip > Clock Buffer, Driver
مینوفیکچرر/برانڈ
onsemi (Ansemi)
انکیپسولیشن
SOIC-20-300mil
پیکنگ
Tube
پیکجوں کی تعداد
38
تفصیل
The MC100LVEL14 is a low-skew 1:5 distribution chip specifically designed for low-skew clock distribution applications. The device can be driven by differential or single-ended ECL, or by a PECL input signal if a positive supply is used. The LVEL14 is functionally and pin compatible with the EL14 implementation, but is designed to operate in ECL or PECL with a voltage supply range of -3.0 V to -3.8 V (or 3.0 V to 3.8 V). The LVEL14 has a multiplexed clock input that can be used to distribute lower speed scan or test clocks as well as high speed system clocks. When LOW (or left open and pulled LOW by an input pull-down resistor), the SEL pin selects the differential clock input. The common enable (EN) is synchronous, so the output is only enabled/disabled when it is in the low state. This avoids short clock pulses when devices are enabled/disabled, which can happen in asynchronous control. The internal flip-flops are clocked on the falling edge of the input clock, so all relevant specification limits are referenced to the negative edge of the clock input. Only the VBB pin, the internally generated supply voltage, is provided for this device. In the case of single-ended inputs, tie the unused differential input to VBB as the switch reference voltage. VBB can also re-bias the AC-coupled input. When used, decouple VBB and VCC with 0.01 5F capacitors and limit current source or sink to 0.5 mA. VBB should be left open when not in use.
اقتباس کی درخواست کریں۔
براہ کرم تمام مطلوبہ فیلڈز کو مکمل کریں اور جمع کروائیں پر کلک کریں، ہم آپ سے 12 گھنٹے میں ای میل کے ذریعے رابطہ کریں گے۔ اگر آپ کو کوئی مسئلہ درپیش ہے، تو براہ کرم پر پیغامات یا ای میل بھیجیں۔ [email protected]، ہم جلد از جلد جواب دیں گے۔